# CM-BF537 **Hardware User Manual** Version 12 Hardware User Manual - CM-BF537 Last change: 19 October 2020/Version 12 **BECOM Systems GmbH** Gutheil-Schoder-Gasse 17 1230 Wien **AUSTRIA** office.systems@becom-group.com systems.becom-group.com CM-BF537 - Hardware User Manual Document No.: 900-308 / A Publication date: October 19, 2020 Subject to change without notice. Errors excepted. This document is protected by copyright. All rights reserved. No part of this document may be reproduced or transmitted for any purpose in any form or by any means, electronically or mechanically, without expressly written permission by BECOM Systems. Windows is a registered trademark of Microsoft. ## **Table of Contents** | 1 | Intr | roduction | 6 | |---|-------|------------------------------------------------|----| | | 1.1 C | Overview | 6 | | | 1.2 | Key Features | 7 | | | 1.3 | Applications | 8 | | 2 | Ger | neral Description | 9 | | | 2.1 | Functional Description | 9 | | | 2.2 | Boot Mode | 9 | | | 2.3 | Memory Map | 10 | | | 2.3.1 | 1 Core Module Memory | 10 | | | 2.3.2 | 2 Board modifications | 10 | | | 2.3.3 | 3 Externally Addressable Memory (on connector) | 11 | | 3 | Spe | ecifications | 12 | | | 3.1 | Electrical Specifications | 12 | | | 3.1.1 | Maximum Ratings | 12 | | | 3.1.2 | 2 Operating Conditions | 12 | | | 3.1.3 | B ESD Sensitivity | 13 | | 4 | Cor | nnector Description | 14 | | | 4.1 | Connector X1 | 14 | | | 4.2 | Connector X2 | 16 | | 5 | Арр | olication Information | 18 | | | 5.1 | Supply Voltage Decoupling | 18 | | | 5.2 | Reset circuit | 18 | | | 5.3 | Application Example Schematics | 19 | | | 5.3.1 | 1 RJ45 schematic | 19 | | | 5.4 | Sample Schematic | 20 | | | 5.5 | Stand-alone Ethernet based MPEG webcam | 21 | | 6 | Me | chanical Outline | 23 | | | 6.1 | Top View | 23 | | | 6.2 | Bottom View | 24 | | | 6.3 | Side View | 24 | |----|-------|-----------------------------------------|----| | | 6.4 | Footprint | 25 | | | 6.5 | Connectors | 25 | | 7 | Sup | port | 26 | | | 7.1 | General Support | 26 | | | 7.2 | Board Support Packages | 26 | | | 7.3 | Blackfin® Software Support | 26 | | | 7.3.1 | BLACKSheep® OS | 26 | | | 7.3.2 | 2 LabVIEW | 26 | | | 7.3.3 | 3 uClinux | 26 | | | 7.4 | Blackfin <sup>®</sup> Design Services | 26 | | | 7.4.1 | Upcoming Products and Software Releases | 26 | | 8 | Ord | ering Information | 27 | | 9 | Dep | pendability | 28 | | | 9.1 | MTBF | 28 | | 10 | Pro | duct History | 29 | | | 10.1 | Version Information | 29 | | | 10.2 | Anomalies | 29 | | 11 | Doo | cument Revision History | 30 | | 12 | List | of Abbreviations | 31 | | Α | List | of Figures and Tables | 32 | © BECOM Systems GmbH 2020 All Rights Reserved. The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics. Terms of delivery and rights of technical change reserved. We hereby disclaim any warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. BECOM Systems makes and you receive no warranties or conditions, express, implied, statutory or in any communication with you. BECOM Systems specifically disclaims any implied warranty of merchantability or fitness for a particular purpose. BECOM Systems takes no liability for any damages and errors causing of the usage of this board. The user of this board is responsible by himself for the functionality of his application. He is allowed to use the board only if he has the qualification. More information is found in the General Terms and Conditions (AGB). Information For further information on technology, delivery terms and conditions and prices please contact BECOM Systems <a href="https://www.becom-group.com">www.becom-group.com</a>. Warning Due to technical requirements components may contain dangerous substances. #### 1 Introduction The Core-Module CM-BF537 is characterized by its field of application, performance and configuration possibility. The module integrates processor, RAM, flash, external peripheral controllers and power supply at a size of 31.5x36.5mm! It is based at the high performance ADSP-BF537 from Analog Devices. The Core-Module is designed for commercial and industrial usage (depending on temperature range). It addresses up to 64MByte SDRAM via its 16bit wide SDRAM bus, has an onboard NOR-flash of 4MByte and offers a CAN interface. In addition, there is an extra Ethernet physical transceiver (10/100Mbit) onboard. #### 1.1 Overview The current hardware version (see Version Information) of Core Module CM-BF537-C-C-Q25S32F4 (CM-BF537E) consists of the following components. Parts of mounting options of CM-BF537 are listed in addition. Figure 1-1: Main components of the CM-BF537 Core Module #### Analog Devices Blackfin Processor BF537 - o <u>Industrial version</u> (see chapter 8.1) - ADSP-BF537SBBCZ-5A (-40° 85°C) - Commercial version (see chapter 8.1) - ADSP-BF537SKBCZ-6AV (0° 70°C) #### SDRAM - o .32MByte SDRAM. Version (see chapter 8.1) - SDRAM Clock up to 133MHz - MT48LC16M16A2BG-7 (16Mx16, 256Mbit at 3.3 V) - .64MByte SDRAM. Version (see chapter 8.1) - SDRAM Clock up to 143MHz - IS42S16320B-7BL (8M x16x4, 512Mbit at 3.3 V) #### • 4 MByte of Addressable Flash - o PF48F2000P0ZBQ0 (4Mx16 32Mbit at 3.3 V; default only 4MByte addressable) - o Additional flash memory can be connected through the expansion board as parallel flash using asynchronous chip select lines or as an SPI flash. #### • Ethernet Physical Transceiver o Microchip KSZ8041NLI #### • Low Voltage Reset Circuit o Resets module if power supply goes below 2.93 V for at least 140 ms #### • Dynamic Core Voltage Control - o Core voltage is adjustable by setting software registers on the Blackfin processor - Core voltage range: 0.8 1.32V #### Expansion Connector A - Data Bus - o Address Bus - o Control Signals - Power Supply - Ethernet Pins #### • Expansion Connector B - o SPORTO - o JTAG - o UARTO/UART1 - o CAN - o TWI (I<sup>2</sup>C compatible) - o SPI - o PPI (Parallel Port Interface) - o GPIO's ## 1.2 Key Features - The CM-BF537 is very compact and measures only 36.5x31.5mm - Allows quick prototyping of product that comes very close to the final design - Reduces development costs, faster time to market - Very cost effective for small and medium volumes ## 1.3 Applications - Robotics - Video security - Video surveillance - Industrial distributed control - Industrial factory automation - Remote monitoring devices - Point-of-sale terminals - VolP - Biometrics/security - Instrumentation - Medical appliances - Consumer appliances ## 2 General Description #### 2.1 Functional Description Figure 2-1: Detailed block diagram Figure 2-1 shows a detailed block diagram of the CM-BF537. Other than the SDRAM control pins the CM-BF537 has all other pins of the Blackfin processor on its two main 60 pin connectors. A special feature of the Core Module CM-BF537 is the on-board physical Ethernet transceiver from Microchip (KSZ8041NLI). Dynamic voltage control allows reducing power consumption to a minimum adjusting the core voltage and the clock frequency dynamically in accordance to the required processing power. A low voltage reset circuit guarantees a power on reset and resets the system when the input voltage drops below 2.93V. #### 2.2 Boot Mode By default, the boot mode = 000 (BMODE2 = low, BMODE1 = low, BMODE0 = low). All BMODE pins have internal pull-down resistors. Connect BMODE0 to V<sub>CC</sub> and leave BMODE1, BMODE2 pins open for boot mode 001 equals to 8- or 16-bit PROM/FLASH boot mode, this is the default boot mode of BLACKSheep® OS. See Blackfin Datasheets or Eval/DevBoard manuals for more details. #### 2.3 Memory Map #### 2.3.1 Core Module Memory | Memory Type | Start Address | End Address | Size | Comment | |----------------------|---------------|-------------|------|------------------------| | FLASH Bank0 | 0x20000000 | 0x201FFFFF | 2MB | 1/8 of 16MB NOR Flash, | | (PF4 Flag low) | | | | IS29GL256-70DLEB | | FLASH Bank1 | 0x20000000 | 0x201FFFFF | 2MB | 1/8 of 16MB NOR Flash, | | (PF4 Flag high) | | | | IS29GL256-70DLEB | | FLASH Bank2 | 0x20000000 | 0x201FFFFF | 2MB | 1/8 of 16MB NOR Flash, | | (PF5 Flag low) 1) | | | | IS29GL256-70DLEB | | FLASH Bank3 | 0x20000000 | 0x201FFFFF | 2MB | 1/8 of 16MB NOR Flash, | | (PF5 Flag high) 1) | | | | IS29GL256-70DLEB | | SD-RAM <sub>32</sub> | 0x0000000 | 0x01FFFFFF | 32MB | 16Bit Bus, Micron | | | | | | IS29GL256-70DLEB | | SD-RAM <sub>64</sub> | 0x0000000 | 0x1FFFFFF | 64MB | 16Bit Bus, ISSI | | | | | | IS42S16320B-7BL | Table 2-1: Memory map Note 1) not usable in default configuration. This PF5 is routed to the connector (see 2.3.2). The maximum amount of addressable memory by a single asynchronous memory bank is 2MByte. In order to be able to use more than 2MByte on a single bank 2 GPIOs are used to select which 2MB section of flash is active in the memory window of the Blackfin processor. This frees up the remaining banks for the user. The maximum amount of memory addressable by the processor is 8MByte. #### 2.3.2 Board modifications By default, PF5 is routed to the connector of the Core Module. Nevertheless, this pin can be used to select bank2/3 of the flash memory. To realize this, the 0 $\Omega$ resistor R18 must be removed and soldered to resistor R19 position on the Core Module. In this case PF5 is routed to the flash memory instead to the connector! Figure 2-2: PF4 and PF5 routing Figure 2-3: Assembly drawing top view #### Warning BECOM Systems cannot take responsibility for customer-modified boards. If you need modifications, please request a quote at <a href="mailto:office.systems@becom-group.com">office.systems@becom-group.com</a>. #### 2.3.3 Externally Addressable Memory (on connector) The Blackfins External Bus Interface (EBI) allows connecting devices via an asynchronous memory interface. | AMS Line | Start Address | End Address | Max. Size | |----------|---------------|-------------|-----------| | nAMS2 | 0x20200000 | 0x202FFFFF | 1MB | | nAMS3 | 0x20300000 | 0x203FFFFF | 1MB | Table 2-2: Externally addressable memory ## 3 Specifications ## 3.1 Electrical Specifications #### 3.1.1 Maximum Ratings Stressing the device above the rating listed in the absolute maximum ratings table may cause permanent damage to the device. These are stress ratings only. Operation of the device at these or any other conditions greater than those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. | Symbol | Parameter | Min | Max | Unit | |----------------------------------------------------|----------------------------------|------|-----|------| | V <sub>IO</sub> | Input or output voltage | -0.5 | 3.8 | V | | V <sub>IN</sub> | Input supply voltage | 3.0 | 3.6 | V | | I <sub>OH</sub> /I <sub>OL</sub> | Current per pin | 0 | 10 | mA | | T <sub>AMBI</sub> | Ambient temperature (industrial) | -40 | 85 | °C | | T <sub>AMBC</sub> | Ambient temperature (commercial) | 0 | 70 | °C | | T <sub>STO</sub> | Storage temperature | -55 | 150 | °C | | T <sub>SLD</sub> Solder temperature for 10 seconds | | | 260 | °C | | Фамв | Relative ambient humidity | | 90 | % | Table 3-1: Absolute maximum ratings #### 3.1.2 Operating Conditions | Symbol | Parameter | Min | Typical | Max | Unit | |--------------------------------|---------------------------------------------------------------|-----|---------|-----|------| | V <sub>IN</sub> | Input supply voltage | 3.0 | 3.3 | 3.6 | V | | I <sub>3V3</sub> <sup>3)</sup> | 3.3V current | - | 350 | - | mA | | V <sub>он</sub> | High level output voltage | 2.8 | - | - | V | | V <sub>oL</sub> | Low level output voltage | - | - | 0.5 | V | | I <sub>IH</sub> | IO input current | - | - | 10 | μΑ | | loz | Three state leakage current | - | - | 10 | μΑ | | I <sub>DEEPSLEEP</sub> | $V_{\text{IN}}$ current in deep sleep mode | - | 16 | - | mA | | I <sub>SLEEP</sub> | $V_{\text{IN}}$ current in sleep mode | - | 19.5 | - | mA | | I <sub>IDLE</sub> | $V_{\text{IN}}$ current in idle mode | - | 24 | - | mA | | I <sub>TYP</sub> | $V_{\text{\tiny IN}}$ current in with core running at 400 MHz | - | 138 | - | mA | | I <sub>HIBERNATE</sub> 1) | $V_{\text{IN}}$ current in hibernate state at 400 MHz | - | - | 70 | mA | | I <sub>RTC</sub> | V <sub>RTC</sub> current | - | 20 | - | μΑ | | f <sub>CCLKC</sub> | Core clock frequency (commercial grade) | 100 | - | 600 | MHz | | <b>f</b> cclki | Core clock frequency (industrial grade) | 100 | - | 500 | MHz | Table 3-2: Electrical characteristics **Note 1)** $V_{DDINT}$ =1.10V @ $T_{J}$ =25°C Note 3) Average load @ 25°C ambient temperature #### 3.1.3 ESD Sensitivity **ESD (electrostatic discharge) sensitive device.** Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. # **4** Connector Description #### 4.1 Connector X1 | Pin No. | Signal Name | Туре | Function | |---------|-----------------------------------------------|-------------------|---------------------------------| | 1 | RSCLK0 / TACLK2 | I/O | SPORT | | 2 | DROPRI / TACLK4 | I | SPORT | | 3 | TSCLK0 / TACLK1 | I/O | SPORT | | 4 | DTOPRI / SSEL2 | 0 | SPORT | | 5 | CLKBUF | 0 | 25MHz buffered clock output | | 6 | SDA | I/O | I <sup>2</sup> C | | 7 | PF4 / TMR5 / SSEL6: MO1 3) | I/O | GPIO / Timer / SPI | | | NC: MO2, MO3 <sup>3)</sup> | | or Not connected | | 8 | PF5 / TMR4 / SSEL5: MO1, MO2 <sup>1) 3)</sup> | I/O | GPIO / Timer / SPI | | | NC: MO3 <sup>3)</sup> | | or Not connected | | 9 | Vin 3V3 | PWR | 3V3 +-10% 500mA peak for supply | | 10 | Vin 3V3 | PWR | 3V3 +-10% 500mA peak for supply | | 11 | PG0 / PPI1D0 | I/O | GPIO / PPI data | | 12 | PG2 / PPI1D2 | I/O | GPIO / PPI data | | 13 | PG4 / PPI1D4 | 1/0 | GPIO / PPI data | | 14 | PG6 / PPI1D6 | I/O | GPIO / PPI data | | 15 | PG8 / PPI1D8 / DR1SEC | I/O | GPIO / PPI data / SPORT | | 16 | PG10 / PPI1D10 / RSCLK1 | I/O | GPIO / PPI data / SPORT | | 17 | PG12 / PPI1D12 / DR1PRI | 1/0 | GPIO / PPI data / SPORT | | 18 | PG14 / PPI1D14 / TFS1 | I/O | GPIO / PPI data / SPORT | | 19 | PPI1SY3 / PF7 / TMR2 | 1/0 | GPIO / PPI sync / Timer | | 20 | PPI1SY1 / PF9 / TMR0 1) | I/O | GPIO / PPI sync / Timer | | 21 | PPI1SY1 / PF9 / TMR0 <sup>1)</sup> | I/O | GPIO / PPI sync / Timer | | 22 | PF3 / Rx1 / TMR6 / TACI6 | 1/0 | GPIO /Timer | | 23 | PF1 / DMAR1 / TACI1 / Rx0 | 1/0 | GPIO / UART | | 24 | PF11 / MOSI | I/O | GPIO / SPI | | 25 | PF13 / SCK | I/O | GPIO / SPI | | 26 | BMODE0 <sup>2)</sup> | I - 10k pull down | Boot mode | | 27 | GND | PWR | Power | | 28 | TCK <sup>2)</sup> | l - 10k pull up | JTAG | | 29 | TDI <sup>2)</sup> | l - 10k pull up | JTAG | | 30 | TRST <sup>2)</sup> | I - 4k7 pull down | JTAG | | 31 | EMU | 0 | JTAG | | 32 | TMS <sup>2)</sup> | I - 10k pull up | JTAG | | 33 | TDO | 0 | JTAG | | 34 | BMODE2 2) | I - 10k pull down | Boot mode | | | | | it o possible | |----|-----------------------------------------------|-------------------|-------------------------| | 35 | N.C. | - | NC | | 36 | BMODE1 <sup>2)</sup> | I - 10k pull down | Boot mode | | 37 | PF12 / MISO | I/O | GPIO / SPI | | 38 | PF0 / DMAR0 / Tx0 | I/O | GPIO / UART | | 39 | PF14 / SPI_SS | I/O | GPIO / SPI | | 40 | PF2 / Tx1 / TMR7 | I/O | GPIO /UART / Timer | | 41 | PPI1CIk / PF15 / TMRCLK | I/O | GPIO / PPI clock | | 42 | PPI1Sy2 / PF8 / TMR1 | I/O | GPIO / PPI sync / Timer | | 43 | PG15 / PPI1D15 / DT1PRI | I/O | GPIO / PPI data / SPORT | | 44 | PG13 / PPI1D13 / TSCLK1 | I/O | GPIO / PPI data / SPORT | | 45 | PG11 / PPI1D11 / RFS1 | I/O | GPIO / PPI data / SPORT | | 46 | PG9 / PPI1D9 / DT1SEC | I/O | GPIO / PPI data / SPORT | | 47 | PG7 / PPI1D7 | I/O | GPIO / PPI data | | 48 | PG5 / PPI1D5 | I/O | GPIO / PPI data | | 49 | PG3 / PPI1D3 | I/O | GPIO / PPI data | | 50 | PG1 / PPI1D1 | I/O | GPIO / PPI data | | 51 | GND | PWR | Power | | 52 | GND | PWR | Power | | 53 | PF5 / TMR4 / SSEL5: MO1, MO2 <sup>1) 3)</sup> | I/O | GPIO / Timer / SPI | | | NC: MO3 <sup>3)</sup> | | or Not connected | | 54 | PF6 / TMR3 / SSEL4 | I/O | GPIO / Timer / SPI | | 55 | PF10 / SSEL1 | I/O | GPIO / SPI | | 56 | SCL | I/O | I <sup>2</sup> C | | 57 | DT0SEC / SSEL7 / CANTx | 0 | SPORT / SPI / CAN | | 58 | TFS0 / SSEL3 | I/O | SPORT / SPI | | 59 | DR0SEC / TACIO / CANRx | 1 | SPORT / CAN | | 60 | RFS0 / TACLK3 | I/O | SPORT | | | | | | Table 4-1: Connector description X1 - Note 1) Pin 8 and 53 as well as pin 20 and 21 are identical. - **Note 2)** Please mind the mounted pull-up and pull-down resistors on the Core Module. - Note 3) For mount option details see chapter 8.1. #### 4.2 Connector X2 | Pin No. | Signal Name | Type | Function | |---------|-------------|------------------------|------------------------------| | 61 | A1 | 0 | Address Bus | | 62 | A3 | 0 | Address Bus | | 63 | A5 | 0 | Address Bus | | 64 | A7 | 0 | Address Bus | | 65 | A9 | 0 | Address Bus | | 66 | A11 | 0 | Address Bus | | 67 | A13 | 0 | Address Bus | | 68 | A15 | 0 | Address Bus | | 69 | A17 | 0 | Address Bus | | 70 | A19 | 0 | Address Bus | | 71 | ABE1/SDQM1 | 0 | Memory Control Bus | | 72 | LED_ACT | 0 | Indicates Ethernet activity | | 73 | GND | - | AGND use as GND for Ethernet | | 74 | RX+ | I – 47R pull up to 3V3 | Ethernet receive + | | 75 | RX- | I – 47R pull up to 3V3 | Ethernet receive - | | 76 | ADRY | l - 10k pull up | Memory Control Bus | | 77 | BG | 0 | Memory Control Bus | | 78 | CLK_OUT | 0 | CLKOUT Pin of Blackfin | | 79 | GND | PWR | | | 80 | AMS3 | 0 | Memory Control Bus | | 81 | AWE | 0 | Memory Control Bus | | 82 | NMI | l - 10k pull up | Non-Maskable Interrupt | | 83 | D0 | I/O | Data Bus | | 84 | D2 | I/O | Data Bus | | 85 | D4 | I/O | Data Bus | | 86 | D6 | I/O | Data Bus | | 87 | D8 | I/O | Data Bus | | 88 | D10 | I/O | Data Bus | | 89 | D12 | I/O | Data Bus | | 90 | D14 | I/O | Data Bus | | 91 | D15 | I/O | Data Bus | | 92 | D13 | I/O | Data Bus | | 93 | D11 | I/O | Data Bus | | 94 | D9 | I/O | Data Bus | | 95 | D7 | I/O | Data Bus | | 96 | D5 | I/O | Data Bus | | 97 | D3 | I/O | Data Bus | | 98 | D1 | I/O | Data Bus | | Pin No. | Signal Name | Type | Function | |---------|-------------|------------------------|-------------------------------------| | 99 | RESET | I – see chapter 5.2 | Reset | | 100 | AOE | 0 | Memory Control Bus | | 101 | ARE | 0 | Memory Control Bus | | 102 | AMS2 | 0 | Memory Control Bus | | 103 | VDD-RTC | PWR | Backup battery supply | | 104 | BGH | 0 | Memory Control Bus | | 105 | BR | I - 10k pull up | Memory Control Bus | | 106 | VA33 | PWR | Ethernet transformer voltage | | | | | reference | | 107 | TX- | O - 47R pull up to 3V3 | Ethernet transmit - | | 108 | TX+ | O - 47R pull up to 3V3 | Ethernet transmit + | | 109 | NC | | | | 110 | LED_SPEED | 0 | Full duplex LED, High = Full duplex | | | | | active, Low = inactive | | 111 | ABE0/SDQM0 | 0 | Memory Control Bus | | 112 | A18 | 0 | Address Bus | | 113 | A16 | 0 | Address Bus | | 114 | A14 | 0 | Address Bus | | 115 | A12 | 0 | Address Bus | | 116 | A10 | 0 | Address Bus | | 117 | A8 | 0 | Address Bus | | 118 | A6 | 0 | Address Bus | | 119 | A4 | 0 | Address Bus | | 120 | A2 | 0 | Address Bus | Table 4-2: Connector description X2 **Note:** Please mind the mounted pull-up and pull-down resistors on the Core Module. ## 5 Application Information ## 5.1 Supply Voltage Decoupling For a better stability we recommend to add a 100nF capacitor for each power supply pin and a 47uF tantalum capacitor to the $V_{\rm IN}$ voltage rail next to the module. #### 5.2 Reset circuit The reset of the flash and the processor are connected to a power monitoring IC. The output can be used as power on reset for external devices, see Figure 5-1. Figure 5-1: Schematic of reset circuit on the Core Module ## **5.3 Application Example Schematics** #### 5.3.1 RJ45 schematic Figure 5-2: Schematic for RJ45 Connection | Designator | Value | Туре | Description | Quantity | |------------|-------|--------------|---------------------|----------| | X1 | | RJLBC-060TC1 | RJ45 with magnetics | 1 | | R5, R6 | 220 Ω | | Resistor | 2 | | R7 | 0 Ω | | Resistor | 1 | | C1 | 10 uF | | | 1 | | V1, V2 | | USBLC6-2P6 | TSV-Diode | 2 | Table 5-1: Parts List RJ45 ## **5.4 Sample Schematic** In this minimum configuration the CM-BF537 is used as a high-performance network connected processor module. Figure 5-3: Configuration with Ethernet and JTAG Connector | Designator | Value | Туре | Description | Quantity | |------------|-------|--------------|-------------------------|----------| | C1, C2, C4 | 1uF | | Capacitor | 3 | | C3, C5 | 10uF | | Capacitor | 1 | | CM1 | | | CM-BF537 | 1 | | X1 | | DC-8 | Power connector DC-8 | 1 | | X2 | | RJLBC-060TC1 | RJ45 with transformer | 1 | | Х3 | | | Header, 7-Pin, dual row | 1 | | R3 | 4k7 | | Resistor | 1 | | R8, R9 | 220R | | Resistor | 2 | | <b>S1</b> | | | Push Button | 1 | | U1 | | ADP3338 | Low dropout regulator | 1 | Table 5-2: Bill of Material of sample circuit #### 5.5 Stand-alone Ethernet based MPEG webcam The CM-BF537 module can be used as a stand-alone module for a camera system requiring only power supply and the direct attachment of a compatible video camera. An extender board including a camera is available at BECOM Systems (<u>EXT-BF5xx-CAM</u>). Figure 5-4: Stand-alone Ethernet based MPEG webcam | Designator | Value | Туре | Description | Quantity | |----------------------------|-------|--------------|-----------------------|----------| | C1, C2, C3, C4, C5, C6, C8 | 1uF | X7R | Capacitor | 7 | | C7, C9 | 10uF | X7R | Capacitor | 2 | | Cam1 | | OV7660FSx | Camera module | 1 | | CM1 | | | CM-BF537 | 1 | | DS1 | green | | SMD LED | 1 | | X1 | | DC-8 | Power connector DC-8 | 1 | | X2 | | RJLBC-060TC1 | RJ45 with transformer | 1 | it's possible. | R1, R3, R6 | 10k | | Resistor | 3 | |------------|------|-------------------|-----------------------|---| | R2, R4, R5 | 220R | | Resistor | 3 | | S1, S2 | | | Push button | 1 | | U1 | | ADP3338 | Low dropout regulator | 1 | | U2 | | XC6204B282MR-G | XC6204 high speed LDO | 1 | | U3 | | MIC5365-1.3YC5-TR | MIC5365 LDO | 1 | Table 5-3: Bill of Materials of a Stand-alone Ethernet based MPEG Webcam Have a look at our DEV-BF5xxDA-lite schematics, which can be found at <a href="mailto:support.systems.becom-group.com/wiki/CM-BF537">support.systems.becom-group.com/wiki/CM-BF537</a> to get application examples. ## 6 Mechanical Outline ## 6.1 Top View Figure 6-1 shows the bottom view of the CM-BF537. All dimensions are given in millimeters. Take 0.5 mm as a tolerance for the boarder of the board since it is broken out from a multi-board panel and some additional boarder may remain. Figure 6-1: Mechanical outline (top view) #### 6.2 Bottom View Figure 6-2 shows the TOP VIEW of the bottom side components (through the Board View) of the CM-BF537 Core Module. All dimensions are given in millimeters. Figure 6-2: Mechanical outline and Bottom Connectors (Top View) #### 6.3 Side View Figure 6-3 shows the side view of the CM-BF537. All dimensions are given in millimeters. Figure 6-3: Side view with mounted connectors The total minimum mounting height including receptacle at the motherboard is 6.1mm. ## 6.4 Footprint Figure 6-4: Recommended footprint for the Core Module (top view) The footprint of the CM-BF537 for Altium Designer is available on request. The used connectors can be found in Table 6-1. For detailed dimensions of the connectors please see the datasheet from the manufacturer's website. #### 6.5 Connectors The Core Module features a Hirose 0.6mm pitch connectors. The base board has to use the complementary connector. | Board | Designator | Manufacturer | Manufacturer Part No. | |-------------|------------|--------------|-----------------------| | Core Module | X1, X2 | Hirose | FX8-60P-SV | | Base board | X1, X2 | Hirose | FX8-60S-SV | Table 6-1: Core Module connector types ## 7 Support ## 7.1 General Support General support for products can be found at BECOM Systems support site support.systems.becom-group.com ## 7.2 Board Support Packages Board support packages and software downloads are for registered customers only <u>support.systems.becomgroup.com</u> ## 7.3 Blackfin® Software Support #### 7.3.1 BLACKSheep® OS BLACKSheep® OS stands for a powerfully and multithreaded real-time operating system (RTOS) originally designed for digital signal processing application development on Analog Devices Blackfin® embedded processors. This high-performance OS is based on the reliable and stable real-time VDK kernel from Analog Devices that comes with VDSP++ IDE. Of course, BLACKSheep® OS is fully supported by all BECOM Systems Core-Modules and development hardware. #### 7.3.2 LabVIEW You can get LabVIEW embedded support for BECOM Systems Core Modules by Schmid-Engineering AG http://www.schmid-engineering.ch. #### 7.3.3 uClinux You can get uClinux support (boot loader and uClinux) for BECOM Systems Core Modules at <a href="http://blackfin.uClinux.org">http://blackfin.uClinux.org</a>. ## 7.4 Blackfin® Design Services Based on more than seven years of experience with Blackfin, BECOM Systems offers development assistance as well as custom design services and software development. #### 7.4.1 Upcoming Products and Software Releases Keep up to date with all product changes, releases and software updates of BECOM Systems at <u>systems.becom-group.com</u> ## 8 Ordering Information | Article | Name | Temperature | Max Coreclk | Preflashed | |------------|----------------------------------------|---------------|-------------|------------| | Number | | Range | Freq. [MHz] | Firmware | | 100-1221-3 | CM-BF537-C-C-Q25S32F4 (CM-BF537E) | 0°C to 70°C | 600 | bsboot | | 100-1229-3 | CM-BF537-C-I-Q25S32F4 (CM-BF537E-I) | -40°C to 85°C | 500 | bsboot | | 100-1273-3 | CM-BF537-C-C-Q25S64F4 (CM-BF537E-64SD) | 0°C to 70°C | 600 | bsboot | | 100-1274-3 | CM-BF537-C-I-Q25S64F8 | -40°C to 85°C | 500 | custom | | 100-1275-3 | CM-BF537-C-I-Q25S64F8 | -40°C to 85°C | 500 | bsboot | Table 8-1: Ordering information #### Note Custom Core Modules are available on request! Please contact BECOM Systems (office.systems@becom-group.com) if you are interested in custom Core Modules. The mount options of the Core Module CM-BF537 are shown in Table 8-2. | Mount Option | Flash | Comment | |--------------|-------|----------------------------------------| | MO1 | 2MB | PF4 available on pin 7 on connector X1 | | MO2 | 4MB | default | | MO3 | 8MB | PF5 not available on connector X1 | Table 8-2: Mount options ## 9 Dependability #### **9.1 MTBF** Please keep in mind that a part stress analysis would be the only way to obtain significant failure rate results, because MTBF numbers just represent a statistical approximation of how long a set of devices should last before failure. Nevertheless, we can calculate an MTBF of the Core Module using the bill of material. We take all the components into account. The PCB and solder connections are excluded from this estimation. For test conditions we assume an ambient temperature of 30°C of all Core Module components except the Blackfin® processor (80°C) and the memories (70°C). We use the MTBF Calculator from ALD (http://www.aldservice.com/) and use the reliability prediction MIL-217F2 Part Stress standard. This method resulted in a MTBF of 439232 hours for the CM-BF537E. ## **10 Product History** ## 10.1 Version Information For information about changes and updates please refer to our revision report at https://support.bluetechnix.at/wiki/Revision\_Report\_CM-BF537E #### 10.2 Anomalies | Version | Date | Description | |---------|------------|------------------------| | 3.2 | 2011 04 27 | No anomalies reported. | | 3.0 | 2010 10 12 | No anomalies reported. | Table 10-1: Overview product anomalies # 11 Document Revision History | Version | Date | Document Revision | |---------|------------|-----------------------------------------------------------------------------| | 12 | 2020 10 19 | Updated ordering information | | | | Updated revision report link | | 11 | 2019 11 28 | Update Links | | 10 | 2019 03 26 | Update for hardware revision V3.5.0 (new flash, different ethernet | | | | termination) | | 9 | 2012 05 24 | Description of Pin 78 and Pin 5 of Core Module corrected | | 8 | 2012 02 07 | Dependability added | | | | Memory table update, description for PF5 added | | 7 | 2011 11 14 | Pin out and connector description corrected | | 6 | 2011 10 18 | Table 3-2: Electrical characteristics update | | 5 | 2011 09 06 | Pin out and connector description corrected | | 4 | 2011 04 27 | Updated HUM to current design. Added industrial version and 64MByte | | | | version to this HUM. | | 3 | 2010-02-02 | Redesign of Manual | | 2 | 2009-11-05 | Picture 3-7, 6-1, 6-2, Table 6-1, 6-2 updated | | 1 | 2009-08-31 | First release V1.0 of the document copied from CM-BF537 V1.2 and updated to | | | | Revision 3.0 | Table 11-1: Revision history # 12 List of Abbreviations | Abbreviation | Description | |------------------|---------------------------------------------| | ADI | Analog Devices Inc. | | Al | Analog Input | | AMS | Asynchronous Memory Select | | AO | Analog Output | | СМ | Core Module | | DC | Direct Current | | DSP | Digital Signal Processor | | еСМ | Enhanced Core Module | | EBI | External Bus Interface | | ESD | Electrostatic Discharge | | GPIO | General Purpose Input Output | | I | Input | | I <sup>2</sup> C | Inter-Integrated Circuit | | 1/0 | Input/Output | | ISM | Image Sensor Module | | LDO | Low Drop-Out regulator | | MTBF | Mean Time Between Failure | | NC | Not Connected | | NFC | NAND Flash Controller | | 0 | Output | | os | Operating System | | PPI | Parallel Peripheral Interface | | PWR | Power | | RTOS | Real-Time Operating System | | SADA | Stand Alone Debug Agent | | SD | Secure Digital | | SoC | System on Chip | | SPI | Serial Peripheral Interface | | SPM | Speech Processing Module | | SPORT | Serial Port | | TFT | Thin-Film Transistor | | TISM | Tiny Image Sensor Module | | TSC | Touch Screen Controller | | UART | Universal Asynchronous Receiver Transmitter | | USB | Universal Serial Bus | | USBOTG | USB On The Go | | ZIF | Zero Insertion Force | Table 12-1: List of abbreviations # **A** List of Figures and Tables #### **Figures** | Figure 1-1: Main components of the CM-BF537 Core Module | 6 | |--------------------------------------------------------------------------|----| | Figure 2-1: Detailed block diagram | 9 | | Figure 2-2: PF4 and PF5 routing | 10 | | Figure 2-3: Assembly drawing top view | 11 | | Figure 5-1: Schematic of reset circuit on the Core Module | 18 | | Figure 5-2: Schematic for RJ45 Connection | 19 | | Figure 5-3: Configuration with Ethernet and JTAG Connector | 20 | | Figure 5-4: Stand-alone Ethernet based MPEG webcam | 21 | | Figure 6-1: Mechanical outline (top view) | 23 | | Figure 6-2: Mechanical outline and Bottom Connectors (Top View) | 24 | | Figure 6-3: Side view with mounted connectors | 24 | | Figure 6-4: Recommended footprint for the Core Module (top view) | 25 | | Tables | | | Table 2-1: Memory map | 10 | | Table 2-2: Externally addressable memory | 11 | | Table 3-1: Absolute maximum ratings | 12 | | Table 3-2: Electrical characteristics | 12 | | Table 4-1: Connector description X1 | 15 | | Table 4-2: Connector description X2 | 17 | | Table 5-1: Parts List RJ45 | 19 | | Table 5-2: Bill of Material of sample circuit | 20 | | Table 5-3: Bill of Materials of a Stand-alone Ethernet based MPEG Webcam | 22 | | Table 6-1: Core Module connector types | 25 | | Table 8-1: Ordering information | 27 | | Table 8-2: Mount options | 27 | | Table 10-1: Overview product anomalies | 29 | | Table 11-1: Revision history | 30 | | Table 12-1: List of abbreviations | 31 |